

| <br> |
|------|------|------|------|------|------|------|
| <br> |

# How to use Hunter

#### Björn Dick (HLRS), Paul Saumet (HLRS), AMD



## Software environment



- Cray Programming Environment (CPE)
- As known from Hermit / Hornet / Hazel Hen
- Provides compilers:
  - Cray compiler (C/C++ compilers based on LLVM)

...

- AMD compiler (LLVM-based)
- GNU
- provides highly optimized versions of BLAS/LAPACK, FFTW, Trilinos, HDF5, NetCDF
- Easy to switch between compilers (libs are automatically adapted)
- Furthermore provides debugger (gdb4hpc) and robust, comprehensive as well as easy-to-use performance analysis tools (perftools)

••

| <br> |
|------|------|------|------|------|------|------|
| <br> |

•••

10.07.2024

- MI300A features "unified shared memory"
- i.e. CPU cores and GPU attached to same memory:
- → not necessary to copy data
- $\rightarrow$  less effort and overhead
- $\rightarrow$  allows *incremental* porting w/o sacrificing performance







::

::

::

### Programming models - HIP

| •••••••••••••••••••••••••••••••••••••••                                                                          | ••••• ••••• ••••• ••••• •••••                                                                                                                                                                                       |                                                                                                                                  |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| CPU CODE                                                                                                         | GPU CODE                                                                                                                                                                                                            | APU CODE                                                                                                                         |
| double* in_h = (double*)malloc(Msize);<br>double* out_h = (double*)malloc(Msize);                                | <pre>double* in_h = (double*)malloc(Msize);<br/>double* out_h = (double*)malloc(Msize);<br/>hipMalloc(∈_d, Msize);<br/>hipMalloc(&amp;out_d, Msize);</pre>                                                          | <pre>double* in_h = (double*)malloc(Msize);<br/>double* out_h = (double*)malloc(Msize);</pre>                                    |
| <pre>for (int i=0; i<m; cpu_func(in_h,="" i++)="" in_h[i]=";" initialize="" m);<="" out_h,="" pre=""></m;></pre> | <pre>for (int i=0; i<m; i++)="" initialize<br="">in_h[i] =;<br/>hipMemcpy(in_d,in_h,Msize);<br/>gpu_func&lt;&lt; &gt;&gt;(in_d, out_d, M);<br/>hipDeviceSynchronize();<br/>hipMemcpy(out_h,out_d,Msize);</m;></pre> | <pre>for (int i=0; i<m; gpu_func<<="" i++)="" in_h[i]=";" initialize="">&gt;(in_h, out_h, M); hipDeviceSynchronize();</m;></pre> |
| <pre>for (int i=0; i<m; cpu-process="out_h[i];&lt;/pre" i++)=""></m;></pre>                                      | <pre>for (int i=0; i<m; cpu-process="out_h[i];&lt;/pre" i++)=""></m;></pre>                                                                                                                                         | <pre>for (int i=0; i<m; cpu-process="out_h[i];&lt;/pre" i++)=""></m;></pre>                                                      |

...

- GPU memory allocation on Device
- Explicit memory management between CPU & GPU
- Synchronization Barrier

The AMD Instinct MI300 APU Programming Model | Presented at ESPM2 at SC23 | AMD Public

HLRS

23

#### Programming models - OpenMP



OpenMP<sup>®</sup> CODE

#pragma omp requires unified\_shared\_memory double\* in\_h = (double\*)malloc(Msize); double\* out\_h = (double\*)malloc(Msize);

for (int i=0; i<M; i++) // initialize
 in\_h[i] = ...;</pre>

#pragma omp target
{ ... }

for (int i=0; i<M; i++) // CPU-process
 ... = out\_h[i];</pre>



Synchronous execution, but might be wise to use this opportunity to switch over to asychronous tasking approach (i.e. nowait clause)!

• GPU memory allocation on Device

••

- Explicit memory management between CPU & GPU
- Synchronization Barrier

The AMD Instinct MI300 APU Programming Model | Presented at ESPM2 at SC23 | AMD Public

#### **Programming models** - stdpar

. . . . .

....

....

....

HLRS



•••••

.....

. . . . .

....

•••••

•••••

....

. . . . .

....

**C++** 

Fortran

std::transform( // needs <algorithm>
 std::execution::par\_unseq, // <-- needs <execution>
 indices.begin(), indices.end(), grid.begin(),
 [](size\_t index){
 return expensive\_calculation(index);
 }

::

•••

);

#### **Programming models** - Compiler support

| •••••    | • ••••  | •••••        | •••••        | ••••••  |                                                                                 |  |  |  |  |
|----------|---------|--------------|--------------|---------|---------------------------------------------------------------------------------|--|--|--|--|
| Language | Model   |              | Compiler     |         | Comments                                                                        |  |  |  |  |
|          |         | Cray         | AMD          | GNU     |                                                                                 |  |  |  |  |
| Fortran  | HIP     | ×            | ×            | ×       | but possible via ISO_C_BINDING                                                  |  |  |  |  |
|          | OpenMP  | $\checkmark$ | $\checkmark$ | ?       | GNU uses ROCm under the hood for OpenMP/OpenACC offloading.                     |  |  |  |  |
|          | OpenACC | $\checkmark$ | $\checkmark$ |         | MI300A not supported yet. But <i>might</i> be possible with recent enough ROCm. |  |  |  |  |
|          | stdpar  | $\checkmark$ |              | ?       | not working yet (but should)                                                    |  |  |  |  |
| С        | HIP     | $\checkmark$ | ✓            | ×       | Cray passes HIP sections to AMD compiler. Might be possible for GNU as well.    |  |  |  |  |
|          | OpenMP  | $\checkmark$ | $\checkmark$ | ?       | cf. Fortran                                                                     |  |  |  |  |
|          | OpenACC | ×            | ×            | ×       |                                                                                 |  |  |  |  |
|          | HIP     | $\checkmark$ | $\checkmark$ | ×       | cf. C                                                                           |  |  |  |  |
| Cur      | OpenMP  | $\checkmark$ | $\checkmark$ |         | cf. Fortran                                                                     |  |  |  |  |
| C++      | OpenACC | ×            | ×            | ×       |                                                                                 |  |  |  |  |
|          | stdpar  | $\checkmark$ | ×            | ×       |                                                                                 |  |  |  |  |
|          |         |              | ••           | 10.07.2 | 2024 ::8                                                                        |  |  |  |  |

HLRS

....





Possible to mix them in your application

•  $\rightarrow$  allows for e.g. using OpenMP for majority of code but HIP in very hot kernels

But within a kernel / offloading unit, you can use a single model only.

...

...

### **Need** assistance?



- Join our "Hunter Code Preparation Workshop"
  - July 15<sup>th</sup> to 19<sup>th</sup>
  - hybrid
  - Port your workflow to CPE on Hawk & identify hot loops
  - AMD might shape porting efforts w.r.t. OpenFOAM, GROMACS, etc. based on your profile gathered in this workshop
  - https://www.hlrs.de/training/2024/hpe1
- Another workshop in November
  - test and improve your code on Hunter

...

• More information will follow